## Instruction Set Architecture

### Instruction Format

The instruction is divided into two fields

- Opcode field
- Operand field

This operand field further divided into one to four fields.

### Simple instruction format

| Opcode | Operand  | Operand  | Result   | Next        |  |
|--------|----------|----------|----------|-------------|--|
|        | Address1 | Address2 | Address1 | Instruction |  |

# Instruction Set is categorized into types based on,

- Operation performed
- Number of operand addresses
- Addressing modes

## Based on Operation

Data Movement

Memory: LOAD, STORE, MOV

Data Processing

Arithmetic: Add, Sub, MUL

Control Instructions

Conditional: JNZ, JZ

Un Conditional: Jump

• I\O Instructions: IN, OUT

• Logic Instructions: AND, OR

Based on number of **operand address** in the instruction.

- 4 Address Instruction
- 3 Address Instruction
- 2 Address Instruction
- 1 Address Instruction
- 0 Address Instruction

For a two-operand arithmetic instruction, five items need to be specified

- 1. Operation to be performed (opcode)
- 2. Location of the first operand
- 3. Location of the second operand
- 4. Place to store the result
- 5. Location of next instruction to be executed

# Assumptions 24-bit memory address (3 bytes) 128 instructions (7 bits rounded to 1 byte)









### 0-Address Instruction

- Uses a push down stack in CPU
- Arithmetic uses stack for both operands and the result
   Computer must have a 1-address instruction to push and pop operands to and from the stack



# Comparisons

| Instruction<br>Type | Memory<br>To Store<br>in Bytes | Memory<br>To Encode<br>in Bytes | M/As to<br>fetch an<br>Instruction | M/As to<br>Execute an<br>Instruction | Memory<br>Traffic |
|---------------------|--------------------------------|---------------------------------|------------------------------------|--------------------------------------|-------------------|
| 4-address           | 5 x 3 = 15                     | 1+(4 x 3) = 13                  | 5                                  | 3                                    | 5+3=8             |
| 3-Address           | 4 x 3 = 12                     | 1+(3 x 3) = 10                  | 4                                  | 3                                    | 4+3=7             |
| 2-Address           | 3 x 3 = 09                     | 1+(2 x 3) = 07                  | 3                                  | 3                                    | 3+3=6             |
| 1-Address           | 2 x 3 = 06                     | 1+(1 x 3) = 04                  | 2                                  | 1                                    | 2+1=3             |
| 0-Address           | 1 x 3 = 03                     | 1+(0 x 3) = 01                  | 1                                  | 0                                    | 1+0=1             |

# Evaluate a = (b+c)\*d - e

push b

push c

push d

push e

mpy

sub

pop a

add

3-Address

add a, b, c a←b+c 0-Address

mpy a, a, d a←a\*d

sub a, a, e a←a-e

2-Address

load a, b a←b

add a, c a←a+c

mpy a, d a←a\*d

sub a, e a ←a-e

1-Address

load b Acc←b

add c Acc←Acc+c

mpy d Acc←Acc\*d

sub e Acc←Acc-e

store a a←Acc

| add a, b, c | a <b>←</b> b+c |
|-------------|----------------|
| mpy a, a, d | a <b>←</b> a*d |
| sub a, a, e | a <b>←</b> a-e |
|             |                |

| Memory<br>to Store | Memory<br>to encode | M/As to<br>Fetch | M/As to<br>Execute | Memory<br>Traffic |
|--------------------|---------------------|------------------|--------------------|-------------------|
| 4*3=12             | 1+(3*3)=10          | 4                | 3                  | 4+3=7             |
| 4*3=12             | 1+(3*3)=10          | 4                | 3                  | 4+3=7             |
| 4*3=12             | 1+(3*3)=10          | 4                | 3                  | 4+3=7             |
| 36                 | 30                  | 12               | 9                  | 21                |

| load a, b | a <b>←</b> b   |
|-----------|----------------|
| add a, c  | a <b>←</b> a+c |
| mpy a, d  | a <b>←</b> a*d |
| sub a, e  | a <b>←</b> a-e |

| Memory<br>to Store | Memory<br>to encode | M/As to<br>Fetch | M/As to<br>Execute | Memory<br>Traffic |
|--------------------|---------------------|------------------|--------------------|-------------------|
| 3*3=9              | 1+(2*3)=7           | 3                | 2                  | 3+2=5             |
| 3*3=9              | 1+(2*3)=7           | 3                | 3                  | 3+3=6             |
| 3*3=9              | 1+(2*3)=7           | 3                | 3                  | 3+3=6             |
| 3*3=9              | 1+(2*3)=7           | 3                | 3                  | 3+3=6             |
| 36                 | 28                  | 12               | 11                 | 23                |

|         |           | Memory<br>to Store | Memory<br>to encode | M/As to<br>Fetch | M/As to<br>Execute | Memory<br>Traffic |
|---------|-----------|--------------------|---------------------|------------------|--------------------|-------------------|
| load b  | Acc←b     | 2*3=6              | 1+(1*3)=4           | 2                | 1                  | 2+1=3             |
| add c   | Acc←Acc+c | 2*3=6              | 1+(1*3)=4           | 2                | 1                  | 2+1=3             |
| mpy d   | Acc←Acc*d | 2*3=6              | 1+(1*3)=4           | 2                | 1                  | 2+1=3             |
| sub e   | Acc←Acc-e | 2*3=6              | 1+(1*3)=4           | 2                | 1                  | 2+1=3             |
| store a | a←Acc     | 2*3=6              | 1+(1*3)=4           | 2                | 1                  | 2+1=3             |
|         |           | 30                 | 20                  | 10               | 5                  | 15                |
|         | push b    | 6                  | 4                   | 2                | 1                  | 3                 |
|         | push c    |                    |                     |                  |                    |                   |
|         | add       | 3                  | 1                   | 1                | 0                  | 1                 |
|         | push d    |                    |                     |                  |                    |                   |
|         | mpy       |                    |                     |                  |                    |                   |
|         | push e    |                    |                     |                  |                    |                   |
|         | sub       |                    |                     |                  |                    |                   |
|         | рор а     |                    |                     |                  |                    |                   |
|         |           | 39                 | 23                  | 13               | 5                  | 18                |

### Assume,

- Size of memory address is 2bytes
- Size of operant is 2bytes
- Size of a memory location is 1byte
- Size of opcode is 1byte

#### Then,

- Evaluate X=(A+B) \* (C+D)
- Evaluate X=(a/b+c\*d)/(d\*e-f+c/a)+g
- Evaluate Y=(A-B)/[C+(D/E)]

# Evaluate a = (b+c)\*d - e

```
3-Address
```

add x, a, b

Add c, c, d

Mul x, x, c

#### 2-Address

Add a, b

add c, d

Mul a, c

Load x, a

#### 1-Address

load a

add b

store x

Load c

Add d

Mul x

Store x

#### **0-Address**

push a

Push b

Add

Push c

Push d

Mul

Pop x

# Evaluate a = (b+c)\*d - e

```
3-Address
```

add x, a, b 7+6
Add c, c, d
Mul x, x, c

#### 2-Address

Add a, b 5+6 add c, d Mul a, c Load x, a 5+4

#### 1-Address

load a 3+2
add b
store x
Load c
Add d
Mul x

Store x

#### **0-Address**

push a
Push b
Add
Push c
Push d
Mul
Pop x

### References

### Reference Book

- W. Stallings, Computer organization and architecture, Prentice-Hall, 2000
- J. P. Hayes, Computer system architecture, McGraw Hill, 2000
- Vincent .P. Heuring, Harry F. Jordan "Computer System design and Architecture" Pearson, 2<sup>nd</sup> Edition, 2003